论文标题

硬件安全性的高效且轻巧的内存计算体系结构

Efficient and Lightweight In-memory Computing Architecture for Hardware Security

论文作者

Ajmi, Hala, Zayer, Fakhreddine, Fredj, Amira Hadj, Hamdi, Belgacem, Mohammad, Baker, Werghi, Naoufel, Dias, Jorge

论文摘要

本文提出了基于高级加密标准(AES)加密算法的设计和实现的内存计算解决方案。这项研究旨在提高自动驾驶汽车或机器人自动驾驶汽车的网络安全性。提出了MEMRISTOR(MR)设计,以模拟AES算法阶段以有效的内存处理。这项工作的主要特征是:开发并用于为AES硬件原型实施不同的算术操作;针对MR集成的大规模并行性和兼容性的管道AES设计; MR MR基于AES-IMC的体系结构实施了FPGA。 AES-IMC在较高的吞吐量和能源效率方面都优于现有体系结构。与传统的AES硬件相比,AES-IMC显示出约30%的功率增强功率,可比吞吐量。至于最先进的AES NVM发动机,AES-IMC具有可比的功率耗散,吞吐量增加了约62%。通过启用AES具有成本效益的实时部署,IMC体系结构将防止因恶意攻击引起的无人设备的意外事故,包括劫持和未经授权的机器人控制。

The paper proposes in-memory computing (IMC) solution for the design and implementation of the Advanced Encryption Standard (AES) based cryptographic algorithm. This research aims at increasing the cyber security of autonomous driverless cars or robotic autonomous vehicles. The memristor (MR) designs are proposed in order to emulate the AES algorithm phases for efficient in-memory processing. The main features of this work are the following: a memristor 4bit state element is developed and used for implementing different arithmetic operations for AES hardware prototype; A pipeline AES design for massive parallelism and compatibility targeting MR integration; An FPGA implementation of AES-IMC based architecture with MR emulator. The AES-IMC outperforms existing architectures in both higher throughput, and energy efficiency. Compared with the conventional AES hardware, AES-IMC shows ~30% power enhancement with comparable throughput. As for state-of-the-art AES based NVM engines, AES-IMC has comparable power dissipation, and ~62% increased throughput. By enabling the cost-effective real-time deployment of the AES, the IMC architecture will prevent unintended accidents with unmanned devices caused by malicious attacks, including hijacking and unauthorized robot control.

扫码加入交流群

加入微信交流群

微信交流群二维码

扫码加入学术交流群,获取更多资源